

### **CND 111: Digital IC Design**

Assignment #: 4

Section #: 16

### Submitted by:

| Student Name           | ID        |
|------------------------|-----------|
| Aya Ahmed Abdelrahman  | V23010284 |
| Karim Mahmoud Kamal    | V23010174 |
| Nada Abdelkader Sharaf | V23010519 |
| Kholoud Rafat          | V23010199 |

**Submitted to TA: Mohamed Elshafey** 

Date: 12/10/2023

### > Final Lab

```
E:/AUC assignments/Digital/lab4/TB.v (/TOP_TB) - Default ====
                                                                                                   = + 2
                                                                                              [← ● 9 ps 封
 Ln#
       module TOP TB ();
         reg operand_A_TB;
         reg operand B TB;
         wire [6:0] Decimal_Num_TB;
         TOP DUT ( operand_A_TB, operand_B_TB, Decimal_Num_TB );
         reg [1:0] mem_in [3:0];
reg [6:0] mem_out [3:0];
       task initialize;
       begin
         $readmemb("INPUT.txt", mem_in);
  10
         $readmemb("OUTPUT.txt", mem_out);
  11
  12
        - end
  13
         endtask
  14
         integer i;
  15
         initial
  16
       begin
  17
          initialize;
  18
          for (i = 0; i < 4; i = i + 1)
  19
       □ begin
  20
             {operand_A_TB,operand_B_TB} = mem_in [i]; #10;
  21
                  if (Decimal Num TB == mem out [i])
  22
23
                          $display("Case %d Passed",i+1);
                  else
  24
                          $display("Case %d Failed",i+1);
  25
                  end
  26 🗬
                  $stop;
                  end
                  endmodule
  28
```



#### **Comments**

In this lab, the provided test bench is used to verify the functionality of the half adder and seven segments. The testbench reads input values from a file named "INPUT.txt" and expected output values from a file named "OUTPUT.txt" and compares them with the output produced by the DUT. The code defines a task named "initialize" that reads the contents of the "INPUT.txt" and "OUTPUT.txt" files into the mem\_in and mem\_out arrays, respectively. The code contains an initial block that executes the following steps:

- 1) Calls the initialize task to read input and output values from files.
- 2) Iterates a loop i from 0 to 3.
- 3) Assigns the values from mem\_in to operand\_A\_TB and operand\_B\_TB.
- 4) Delays the simulation by 10-time units (#10).
- 5) Compares the value of Decimal\_Num\_TB with mem\_out[i].
- 6) Displays a message indicating whether the test case passed or failed.

# **Assignment**



```
module half_adder ( a , b , sum , carry );
           input a,b;
           output sum, carry;
           xor x1 ( sum, a , b );
           and al (carry, a, b);
endmodule
module full_adder ( inl , in2 , Cin , sum , carry );
          input in1, in2, Cin;
           output sum, carry;
          wire wsl, wcl, wc2;
          half_adder hal ( in1 , in2 , wsl , wcl );
          half_adder ha2 ( wsl , Cin , sum , wc2 );
or rl ( carry , wcl , wc2 );
 endmodule
pmodule four_bit_comparator(x,y,v,n,z);
          input [3:0] x;
          input [3:0] y;
           output v,n,z;
           wire s0, s1, s2, s3;
           wire cl, c2, c3, c4;
           full_adder fal ( x[0] , ~y[0] , 1'bl , s0 , c1 );
          full_adder fa2 ( x[1] , ~y[1] , c1 , s1 , c2 );
full_adder fa3 ( x[2] , ~y[2] , c2 , s2 , c3 );
           full_adder fa4 ( x[3] , ~y[3] , c3 , s3 , c4 );
          nor norl ( z , s0 , s1 , s2 , s3 );
xor xorl ( v , c3 , c4 );
           assign n = s3;
  endmodule
```

Structural representation of 4-bit comparator.

```
E:/AUC assignments/Digital/Comparator/Comparator.v - Default
 Ln#
   1
       module four bit comparator Cirl (input [3:0] A,B,
   2
         output Z,N,V);
   3
         assign Z=(A-B =='b0) ? 1'b1: 1'b0;
         assign V=(A>B) ? 1'b1:1'b0;
   4
   5
         assign N=(A<B) ? 1'b1:1'b0;
   6
   7
   8
   9
  10
  11
  12
  13
         endmodule
```

Behavioral representation of 4-bit comparator.

#### **Comments**

In the above two codes we tried to implement a 4-bit comparator using two methods (structural and behavioral). In the structural code representation, the modules work together to perform a four-bit comparison of the numbers x and y. The XOR gates compute the bitwise XOR of a and b, the AND gates compute the bitwise AND of a, b, and Cin, and the full adders perform the addition of the four-bit numbers, Then NOR gate checks the equality of x and y, and the XOR gate checks for overflow. The outputs v, n, and z provide information about the comparison result. In the behavioral representation, we compare the inputs A and B, if A>B the output V will be equal to 1 else it will be equal to zero. For N, when the input A<B it will be equal to 1 else it will be equal to zero. Finally, when the input A=B the output Z will be equal to 1 else it will be equal to zero.



#### test bench

```
# inputA: 5 , inputB: 3 , z: 0 , v: 0 n: 0
#
# TestCase# 1 : SUCCESS
#
# inputA: 5 , inputB: 5 , z:1 , v:0 n:0
#
# TestCase# 2 : SUCCESS
#
# The number of success test cases: 2
# inputA: 5 , inputB: 6 , z:0 , v:0 n:1
# TestCase# 3 : SUCCESS
#
# The number of success test cases: 3
# inputA: 0 , inputB: 1 , z:0 , v:0 n:1
# TestCase# 4 : SUCCESS
# The number of success test cases: 4
# TestCase# 4 : SUCCESS
```



#### **Comments**

In the provided test bench and output waveform and displayed results we tried to verify the functionality of the four-bit comparator module by applying different test cases and checking the expected results. The implementation done following the given block diagram below. We verified the functionality of it by applying different test cases as the following:

X = 0101 and Y = 0011  $\square$  The output is N = 0, V = 0, Z = 0

X = 0101 and Y = 0101  $\square$  The output is N = 0, V = 0, Z = 1

X = 0101 and Y = 0110  $\square$  The output is N = 1, V = 0, Z = 0

X = 0000 and Y = 0001  $\square$  The output is N = 1, V = 0, Z = 0

## > Bonus assignment

```
E:/AUC assignments/Digital/lab4/Karim/BCD_ADDER.v - Default =
  Ln#
        module BCD_adder_final(x,y,s2,carry);
                  input [3:0] x;
                  input [3:0] y;
                  output reg [3:0] s2;
                  output reg carry;
                  reg [3:0] s;
                  always@(*) begin
  10
                          \{carry,s\} = x+y;
  11
                          if( carry || ( s[3] & s[2] ) || ( s[3] & s[1] ) ) begin s2=s+4'b0110;
  12
13
  14
                           end
  15
  16
                          else begin
  17
                                  s2=s;
                          end
  18
  19
        endmodule
```

## Test bench

```
else begin
            $display( "TestCase# 2 : FAILED \n" );
      /*-----*/
  #20;
  x = 4'b0111;
  y = 4'b1000;
   #50;
  \ sdisplay( "inputA:%d , inputB:%d , s:%d , carry:%d \n",x , y , s , carry ) ;
  end
  else begin
            \phi = \phi \cdot ( \mbox{"TestCase} \ 4 : \mbox{FAILED} \ \n" ) ;
  end
  #100
  \ implies the success test cases: \ implies the success test cases: \ implies the success test cases: \
 end
endmodule
```



```
# inputA: 5 , inputB: 5 , s: 0 , carry:0
#
# TestCase# 1 : SUCCESS
#
# inputA: 9 , inputB: 9 , s: 8 , carry:1
#
# TestCase# 2 : SUCCESS
#
# inputA: 7 , inputB: 8 , s: 5 , carry:0
#
# TestCase# 4 : SUCCESS
#
# The number of success test cases: 3
#
```

#### **Comments**

In the above representation, The BCD\_adder\_final module is responsible for performing the addition of two BCD (Binary Coded Decimal) numbers. It takes two four-bit inputs (x and y) and produces a four-bit sum (s) and a carry output (carry). We make BCD Correction, after the addition of each digit, the module performs BCD correction if necessary. BCD correction ensures that the sum in each digit position remains a valid BCD digit (0-9). If the sum for a digit position exceeds 9, it means there is a carry to the next digit. In this case, the sum is adjusted by subtracting 10 or adding 6, and the carry output for that digit is set to 1. in the above test bench, when we add 9 and 9 the output will 8 and the carry out will be 1 as the addition of them will be 18 and when we add 6 or subtract 10 the output will be 8 and the carry out will be 1 as the addition is more than 16(not represented in 4 bits) and so on.